Title :
FPGA Implementation and Power Modelling of the Fast Walsh Transform
Author :
Chandrasekaran, S. ; Amira, A.
Author_Institution :
Brunei Univ., London
Abstract :
In this paper we present a novel design for an efficient FPGA architecture of fast Walsh transform (FWT) for hardware implementation of pattern analysis techniques such as projection kernel calculation and feature extraction. The proposed architecture is based on distributed arithmetic (DA) principles using ROM accumulate (RAC) technique and sparse matrix factorisation. The implementation has been carried out using a hybrid design approach based on Celoxica Handel-C which is used as a wrapper for highly optimised VHDL cores. The algorithm has been implemented and verified on the Xilinx Virtex-2000E FPGA. An evaluation has also been reported based on maximum system frequency and chip area for different system parameters, and have been shown to outperform existing work in all key performance measures. Additionally, a novel functional level power analysis and modelling (FLPAM) methodology has been proposed to enable a high level estimation of power consumption.
Keywords :
Walsh functions; distributed arithmetic; feature extraction; field programmable gate arrays; hardware description languages; mathematics computing; read-only storage; sparse matrices; transforms; Celoxica Handel-C; ROM accumulate; VHDL cores; Xilinx Virtex-2000E FPGA; distributed arithmetic principles; fast Walsh transform; feature extraction; pattern analysis; projection kernel calculation; sparse matrix factorisation; Arithmetic; Design optimization; Feature extraction; Field programmable gate arrays; Frequency; Hardware; Kernel; Pattern analysis; Read only memory; Sparse matrices;
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
DOI :
10.1109/FPL.2006.311338