DocumentCode :
3509804
Title :
Evaluation and Design of Processor-Like Reconfigurable Architectures
Author :
Oppold, Tobias
Author_Institution :
Tuebingen Univ., Tubingen
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
2
Abstract :
Traditionally, FPGAs are deployed because of their flexibility to change the application over time. Newly developed architectures can be reconfigured within one clock cycle so that components of a device can be re-used within a single application. The reconfiguration keeping pace with the execution yields an additional degree of freedom that constitutes a new principle of reconfiguration. This principle is called processor-like reconfiguration. In the presented work, it is evaluated how processor-like reconfiguration can be exploited by a high-level compiler and which architectural resources are needed for an efficient mapping of applications. For an assessment of the benefits and costs imposed by those resources, a synthesizable model for coarse-grained reconfigurable architectures is used.
Keywords :
field programmable gate arrays; microprocessor chips; reconfigurable architectures; FPGA; coarse-grained reconfigurable architectures; high-level compiler; processor-like reconfigurable architectures; Application software; Clocks; Computer architecture; Cyclic redundancy check; Design engineering; Field programmable gate arrays; Power dissipation; Process design; Reconfigurable architectures; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311351
Filename :
4101113
Link To Document :
بازگشت