Title :
FPGA based on-chip memory for data dependent applications
Author :
Deepa, P. ; Vasanthanayaki, C.
Author_Institution :
Dept. of Electron. & Commun. Eng., Gov. Coll. of Technol., Coimbatore, India
Abstract :
To reduce external memory access latency and power in embedded applications, frequently re-used data is identified and buffered in on-chip memory. This paper presents an approach to on-chip memory sub-system architecture for data dependent image processing algorithm. The proposed memory architecture is capable of re-using the data and reduces the external memory access latency. It is implemented and tested with Quad tree Structured Difference Pulse Code Modulation (QSDPCM) algorithm, which involves data dependency. The performance of the proposed memory architecture is compared with Scratch Pad Memory (SPM) for its efficiency. It is observed that the proposed architecture show a better performance compared to SPM.
Keywords :
differential pulse code modulation; field programmable gate arrays; image processing; memory architecture; FPGA based on-chip memory; data dependent application; data dependent image processing algorithm; external memory access latency; memory architecture; on-chip memory sub-system architecture; quad tree structured difference pulse code modulation algorithm; scratch pad memory; Algorithm design and analysis; Encoding; Field programmable gate arrays; Memory architecture; Memory management; Vectors; Field Programmable Gate Arrays (FPGAs); Quad Tree Structured Difference Pulse Code Modulation (QSDPCM);
Conference_Titel :
Informatics, Electronics & Vision (ICIEV), 2012 International Conference on
Conference_Location :
Dhaka
Print_ISBN :
978-1-4673-1153-3
DOI :
10.1109/ICIEV.2012.6317461