DocumentCode :
3510968
Title :
Simultaneous switch noise and power plane bounce for CMOS technology
Author :
Smith, Larry
Author_Institution :
Sun Microsyst. Inc., Palo Alto, CA, USA
fYear :
1999
fDate :
1999
Firstpage :
163
Lastpage :
166
Abstract :
The simultaneous switch noise (SSN) problem has traditionally been thought of as an inductance problem. When many drivers on a Si chip switch at the same time, current crowds into the chip ground or Vdd inductance. Ground bounce occurs proportional to the inductance in the ground or Vdd lead and the rate of change of current. This line of thinking has been effective at solving SSN problems for lead frame packages. However, packaging has progressed to packages with power and ground planes. Package traces behave more like transmission lines with impedance and delay rather than lumped inductors. The signal waveform rise and fall times are so fast that an edge may fit within the package. Wire bonds have been replaced by solder bumps and peripheral leads have been replaced by solder balls. The new structures may have less than 1% of the inductance of the packages in use just a few years ago. Capacitive and resistive elements have been added to inductance matrices to account for the package time delay and losses, but the number of circuit elements in an SSN analysis and the increased number of simultaneously switching drivers have resulted in large, complex simulation runs that require much CPU time and computer resources. It has become harder to find meaningful model to hardware correlation for large SSN problems. It is time to consider a radically new approach to simulating the SSN problem. This paper looks at treatment of the SSN problem as a power plane bounce problem
Keywords :
CMOS integrated circuits; circuit simulation; inductance; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; integrated circuit packaging; soldering; switching; CMOS technology; CPU time; SSN analysis; SSN problem; SSN problems; Si chip; Si driver switching; capacitive elements; chip ground inductance; circuit elements; complex simulation; computer resources; current crowding; delay; ground bounce; ground planes; impedance; inductance; inductance matrices; inductance problem; lead frame packages; lumped inductors; model to hardware correlation; package inductance; package losses; package time delay; package traces; peripheral leads; power plane bounce; power plane bounce problem; power planes; resistive elements; signal waveform rise/fall times; simultaneous switch noise; simultaneously switching drivers; solder balls; solder bumps; transmission lines; wire bonds; Computational modeling; Delay; Impedance; Inductance; Inductors; Lead; Packaging; Power transmission lines; Switches; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 1999
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-5597-0
Type :
conf
DOI :
10.1109/EPEP.1999.819217
Filename :
819217
Link To Document :
بازگشت