DocumentCode :
3513012
Title :
VLSI implementation of an effective lattice reduction algorithm with fixed-point considerations
Author :
Gestner, Brian ; Zhang, Wei ; Ma, Xiaoli ; Anderson, David V.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
fYear :
2009
fDate :
19-24 April 2009
Firstpage :
577
Lastpage :
580
Abstract :
Lattice reduction-aided equalization techniques have emerged as a low-complexity method to achieve the same diversity as maximum likelihood detectors. We address the VLSI implementation of these LR-aided equalizers by modifying the CLLL algorithm from a fixed-point hardware perspective. We then apply the modified algorithm together with additional micro-architecture and operation scheduling enhancements to create an updated CLLL processor. Finally, through BER simulations and FPGA synthesis results we demonstrate the suitability of our CLLL processor for integration into a 64-QAM MIMO system.
Keywords :
VLSI; antenna arrays; equalisers; error statistics; field programmable gate arrays; maximum likelihood detection; 64-QAM MIMO system; BER simulations; CLLL algorithm; FPGA synthesis; VLSI; equalization techniques; fixed-point considerations; fixed-point hardware; lattice reduction algorithm; low-complexity method; maximum likelihood detectors; Bit error rate; Detectors; Equalizers; Field programmable gate arrays; Hardware; Lattices; Maximum likelihood detection; Processor scheduling; Scheduling algorithm; Very large scale integration; CORDIC; Lattice Reduction; MIMO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing, 2009. ICASSP 2009. IEEE International Conference on
Conference_Location :
Taipei
ISSN :
1520-6149
Print_ISBN :
978-1-4244-2353-8
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2009.4959649
Filename :
4959649
Link To Document :
بازگشت