DocumentCode :
3513221
Title :
Buffer length impact to 32x32 crosspoint queued crossbar switch performance
Author :
Radonjic, Milutin ; Radusinovic, Igor
Author_Institution :
Dept. of Electr. Eng., Univ. of Montenegro, Podgorica, Montenegro
fYear :
2010
fDate :
22-25 June 2010
Firstpage :
954
Lastpage :
959
Abstract :
Crosspoint queued switch architecture is recently actualized, since modern technology enables an easy implementation of large buffers in crosspoints. An advantage of this solution is the absence of control communication between linecards and scheduler. Performance analysis of crosspoint queued switch with 32 ports is presented in this paper. Four algorithms are used for scheduler implementation: longest queue first, round-robin, frame based round robin matching and random. Throughput, average cell latency and loss probability are evaluated under uniform and various nonuniform traffic patterns. Results show that longest queue first algorithm has best performance in most simulated cases. It is also shown that implemented algorithm has not any influence to switch performance if buffers are long enough.
Keywords :
Buffer storage; Computer architecture; Fabrics; Load modeling; Scheduling algorithm; Switches; Throughput; average latency; buffer; crosspoint queue; loss probability; switch; throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications (ISCC), 2010 IEEE Symposium on
Conference_Location :
Riccione, Italy
ISSN :
1530-1346
Print_ISBN :
978-1-4244-7754-8
Type :
conf
DOI :
10.1109/ISCC.2010.5546762
Filename :
5546762
Link To Document :
بازگشت