DocumentCode :
3514081
Title :
Performance analysis and improvement for hybrid CMOS-SET circuit architectures
Author :
Deng, Guoqing ; Chen, Chunhong
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Windsor, Windsor, ON
fYear :
2008
fDate :
15-15 Oct. 2008
Firstpage :
109
Lastpage :
112
Abstract :
Hybrid CMOS-SET circuit architectures, which combine the merits of SET and CMOS devices, promise to be a more practical implementation for nanometer-scale circuit design. In this work we discuss and compare two popular hybrid CMOS-SET architectures - serial and parallel - in terms of power dissipation, drivability and temperature effects. We use MIB compact model for SET devices and BSIM3v3 Spectre model for MOSFET transistors in order to simulate hybrid CMOS-SET circuits in Cadence environment with CMOS 180 nm technology. We also propose a hybrid NOR gate with parallel CMOS-SET architecture.
Keywords :
CMOS integrated circuits; MOSFET; hybrid integrated circuits; integrated circuit design; logic gates; single electron transistors; BSIM3v3 Spectre model; Cadence environment; MIB compact model; drivability; hybrid CMOS-SET circuit architectures; hybrid NOR gate; parallel architecture; performance analysis; power dissipation; series architecture; temperature effects; CMOS technology; Circuit simulation; Circuit synthesis; Computer architecture; MOSFETs; Performance analysis; Power dissipation; Semiconductor device modeling; Temperature; Voltage; Hybrid CMOS-SET; MIB compact model; drivability; power dissipation; temperature effect;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems and Nanoelectronics Research Conference, 2008. MNRC 2008. 1st
Conference_Location :
Ottawa, Ont.
Print_ISBN :
978-1-4244-2920-2
Electronic_ISBN :
978-1-4244-2921-9
Type :
conf
DOI :
10.1109/MNRC.2008.4683390
Filename :
4683390
Link To Document :
بازگشت