DocumentCode :
3514381
Title :
Level assignment for displaying combinational logic
Author :
Drechsler, Rolf ; Günther, Wolfgang ; Linhard, Lothar ; Angst, Gerhard
Author_Institution :
Corp. Technol., Siemens AG, Munich, Germany
fYear :
2001
fDate :
2001
Firstpage :
148
Lastpage :
151
Abstract :
Netlist viewers in VLSI CAD usually display gate-level circuits in a column-oriented style for easy readability. Each gate has to be assigned to one column, called a “level” in the following. In this paper we present a level assignment algorithm that finds application in displaying large netlists. The algorithm has polynomial worst case behavior and in contrast to standard depth first search (DFS) methods computes well balanced graphs resulting in improved graphics. A large set of experiments is given to point out the differences between DFS and the new interval algorithm
Keywords :
VLSI; combinational circuits; logic CAD; tree searching; Netlist; VLSI CAD; combinational logic; depth first search methods; gate-level circuits; interval algorithm; level assignment; polynomial worst case behavior; Circuits; Computer graphics; Computer science; Displays; Engineering drawings; Logic; Partitioning algorithms; Polynomials; Project management; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
Type :
conf
DOI :
10.1109/DSD.2001.952262
Filename :
952262
Link To Document :
بازگشت