DocumentCode :
3514734
Title :
Test generation and fault simulation methods on the basis of cubic algebra for digital devices
Author :
Hahanov, Vladimir ; Babich, Anna
Author_Institution :
Kharkov State Tech. Univ. of Radio Electron., Ukraine
fYear :
2001
fDate :
2001
Firstpage :
228
Lastpage :
235
Abstract :
Models and methods of digital circuit analysis for test generation and fault simulation are offered. The two-frame cubic algebra for compact description of sequential primitive element (here and further, primitive) in the form of cubic coverings is used. It is used for digital circuit designing, fault simulation and fault-free simulation as well. Problems of digital circuit testing are formulated as linear equations. The described cubic fault simulation method allows to propagate primitive fault lists from its inputs to outputs; to generate analytical equations for deductive fault simulation of digital circuit at gate, functional and algorithmic description levels; to build comparative and interpretative fault simulators for digital circuit. The fault list cubic coverings (FLCC), which allow to create single sensitization paths, are proposed. The test generation method for single stuck-at fault (SSF) detection with usage of FLCC is developed
Keywords :
fault diagnosis; fault simulation; logic design; logic testing; compact description; cubic algebra; deductive fault simulation; digital circuit analysis; digital devices; fault list cubic coverings; fault simulation methods; fault-free simulation; single sensitization paths; single stuck-at fault; test generation; Algebra; Algorithm design and analysis; Analytical models; Circuit analysis; Circuit faults; Circuit simulation; Circuit testing; Digital circuits; Electrical fault detection; Equations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
Type :
conf
DOI :
10.1109/DSD.2001.952286
Filename :
952286
Link To Document :
بازگشت