DocumentCode :
3515093
Title :
Parametric design study for minimized warpage of WL-CSP
Author :
Hong, Jupyo ; Gao, Shan ; Park, Seoungwook ; Moon, SeonHee ; Baek, Jonghwan ; Choi, Seogmoon ; Yi, Sung
Author_Institution :
Corp. R&D Inst., Samsung Electro-Mech., Suwon
fYear :
2008
fDate :
1-4 Sept. 2008
Firstpage :
187
Lastpage :
192
Abstract :
WL-CSP (wafer level - chip scale package) has many advantages such as low cost, easy fabrication and ultimate miniature size, even though solder joint reliability (SJR) of conventional WL-CSP is critical weak point of the technology. Therefore, many advanced structure of WL-CSP has been developed to improve SJR such as using Cu post covered with encapsulation material. One of advanced WL-CSP is using encapsulated e double solder bump structure that the first bump is covered with epoxy molding compound (EMC) to protect. Fig.1 shows both conventional and encapsulated double bump type WL-CSP structure. However, the warpage of this advanced WL-CSP is much higher than conventional one due to CTE mismatch between silicon wafer and EMC material, which generates failure such as wafer crack or manufacturing difficulty such as process handling. In this paper, WL-CSP which has 120 mum EMC thickness on 6 inch wafer has been developed for advanced high I/O density applications. The warpage of WL-CSP after EMC curing process is considered. 3D thermo-mechanical FEM simulation is carried out the warpage distribution after curing process. The results also present the main factor in materials to affect the WL-CSP warpage. The lower Youngpsilas modulus and EMC CTE for encapsulation achieves less warpage. Furthermore, we studied some structures to reduce the warpage of WLCSP such as adding other material on backside of wafer and using patterned EMC. Both structures can make the WL-CSP structure balanced.
Keywords :
Young´s modulus; chip scale packaging; electromagnetic compatibility; encapsulation; finite element analysis; soldering; wafer level packaging; EMC curing process; advanced high I/O density application; encapsulated e double solder bump structure; encapsulation material; epoxy molding compound; lower Young´s modulus; parametric design; size 120 mum; size 6 inch; solder joint reliability; thermo-mechanical FEM simulation; wafer level-chip scale package; warpage distribution; warpage minimization; Chip scale packaging; Costs; Curing; Electromagnetic compatibility; Encapsulation; Fabrication; Protection; Silicon; Soldering; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics System-Integration Technology Conference, 2008. ESTC 2008. 2nd
Conference_Location :
Greenwich
Print_ISBN :
978-1-4244-2813-7
Electronic_ISBN :
978-1-4244-2814-4
Type :
conf
DOI :
10.1109/ESTC.2008.4684347
Filename :
4684347
Link To Document :
بازگشت