Title :
Design for Reliability for Wafer Level System in Package
Author :
Stoyanov, Stoyan ; Strusevich, N. ; Rizvi, J. ; Georgel, Vincent ; Yannou, Jean-Marc ; Bailey, Chris
Author_Institution :
Centre for Numerical Modelling & Process Anal., Univ. of Greenwich, London
Abstract :
This paper discusses the Design for Reliability modelling of several System-in-Package (SiP) structures developed by NXP and advanced on the basis of Wafer Level Packaging (WLP). Two different types of Wafer Level SiP (WLSiP) are presented and discussed. The main focus is on the modelling approach that has been adopted to investigate and analyse the board level reliability of the presented SiP configurations. Thermo-mechanical non-linear Finite Element Analysis (FEA) is used to analyse the effect of various package design parameters on the reliability of the structures and to identify design trends towards package optimisation. FEA is used also to gain knowledge on moulded wafer shrinkage and related issues during the wafer level fabrication. The paper provides a brief outline and demonstration of a design methodology for reliability driven design optimisation of SiP. The study emphasises the advantages of applying the methodology to address complex design problems where several requirements may exist and uncertainties and interactions between parameters in the design are common.
Keywords :
semiconductor device reliability; system-in-package; wafer level packaging; design for reliability; thermo-mechanical non-linear finite element analysis; wafer level fabrication; wafer level system in package; Costs; Design methodology; Design optimization; Fabrication; Finite element methods; Packaging; Semiconductor device modeling; Thermomechanical processes; Uncertainty; Wafer scale integration;
Conference_Titel :
Electronics System-Integration Technology Conference, 2008. ESTC 2008. 2nd
Conference_Location :
Greenwich
Print_ISBN :
978-1-4244-2813-7
Electronic_ISBN :
978-1-4244-2814-4
DOI :
10.1109/ESTC.2008.4684364