DocumentCode :
3516428
Title :
Power Estimation of Time Variant SoCs with TAPES
Author :
Lankes, Andreas ; Wild, Thomas ; Zeppenfeld, Johannes
Author_Institution :
Inst. for Integrated Syst., Tech. Univ. Munchen, Munich, Germany
fYear :
2007
fDate :
29-31 Aug. 2007
Firstpage :
261
Lastpage :
264
Abstract :
During the design process of modern SoCs (systems on chip), design tools and methods are required for the exploration of promising solutions. Evaluation criteria in this process are performance and often also power consumption. The design space is expanded by a trend towards time variant SoCs, which adapt their behaviour at run time to improve reliability or power consumption. This paper presents an extension to the TAPES system simulator in order to enable not only the exploration of architectures but also the investigation of power minimization strategies. The usefulness of the simulator is demonstrated in an architecture exploration of a network processor.
Keywords :
electronic engineering computing; integrated circuit design; integrated circuit reliability; low-power electronics; system-on-chip; TAPES system simulator; network processor; power minimization strategies; systems on chip design; time variant SoC; trace-based architecture performance evaluation with SystemC; Analytical models; Computational modeling; Computer architecture; Design methodology; Design optimization; Energy consumption; Performance loss; Power system reliability; Space exploration; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341478
Filename :
4341478
Link To Document :
بازگشت