Title :
Chip-package interactions: Some combined package effects on copper/low-k interconnect delaminations
Author :
Fiori, Vincent ; Gallois-Garreignot, Sebastien ; Tavernier, Clement ; Jaouen, Hervé ; Juge, André
Author_Institution :
STMicroelectronics, Crolles
Abstract :
The introduction of brittle dielectric materials, and the feature size decrease of IC chips to follow Moorepsilas law, are well known to pose great integration challenges. In this paper, a 3D fully parameterized Finite Elements of a Ball Grid Array package model is built and thermo-mechanical stress produced during package operations is evaluated. That aims to address FE-BE compatibility concerns. Thanks to multi level and energy based post processing methods, both analysis at the package and interconnect levels are carried out. The preliminary analysis at the package displacements and comparison with measurement maps allow to validade the package model. Localized evaluation of the crack propagation likelihood into the low-k stack underlines the particular effects of the glue fillet geometry and die attach thickness. On the other hand a drastic rise of the fracture risk is suspected with highest values of the glue fillet, and for the considered configurations, with thinest die attach. The sensitivity to shear modes, contrary to compressive one is highlighted, and released energy plots indicate an higher delamination hazard in the bottommost IMD layers. Possible extended applications of this work are the early phases of technology developments and product crisis solving.
Keywords :
ball grid arrays; dielectric materials; integrated circuit interconnections; integrated circuit packaging; 3D fully parameterized finite elements; FE-BE compatibility; IC chips; Moore law; ball grid array package model; bottommost IMD layers; chip-package interactions; combined package effects; copper-low-k interconnect delaminations; crack propagation likelihood; die attach thickness; dielectric materials; energy based post processing methods; glue fillet geometry; multi level based post processing methods; shear modes; thermo-mechanical stress; Copper; Delamination; Dielectric materials; Displacement measurement; Electronics packaging; Finite element methods; Microassembly; Moore´s Law; Thermal stresses; Thermomechanical processes;
Conference_Titel :
Electronics System-Integration Technology Conference, 2008. ESTC 2008. 2nd
Conference_Location :
Greenwich
Print_ISBN :
978-1-4244-2813-7
Electronic_ISBN :
978-1-4244-2814-4
DOI :
10.1109/ESTC.2008.4684438