DocumentCode :
3516642
Title :
Low-Complexity Architectures of a Decoder for IEEE 802.16e LDPC Codes
Author :
Gentile, Giuseppe ; Rovini, Massimo ; Fanucci, Luca
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2007
fDate :
29-31 Aug. 2007
Firstpage :
369
Lastpage :
375
Abstract :
Low-density parity-check (LDPC) codes have recently been included as error-correcting codes in IEEE 802.16e, for wireless metropolitan area networks. This paper proposes a flexible, low-complexity LDPC decoder fully compliant with all 114 codes defined by the standard. The decoder runs the layered decoding algorithm to increase the convergence speed, and relies on a semi-parallel implementation with serial processing units working in pipeline to reduce the latency. Particularly, two different architectures are considered, and their RTL/memory complexity tradeoffs are analyzed. The resulting design yields a throughput ranging from 93 to 497 Mbps by means of 15 iterations at the clock frequency of 400 MHz. Synthesis on 65 nm CMOS technology, shows a chip area less than 0.59 mm2, despite the high flexibility, which compares favourably with similar implementations.
Keywords :
decoding; error correction codes; metropolitan area networks; parity check codes; CMOS technology; IEEE 802.16e; LDPC codes; clock frequency; convergence speed; decoding algorithm; error correcting codes; frequency 400 MHz; low complexity architectures; semi parallel implementation; serial processing units; size 65 nm; wireless metropolitan area networks; CMOS technology; Code standards; Convergence; Decoding; Delay; Error correction codes; Metropolitan area networks; Parity check codes; Pipelines; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341494
Filename :
4341494
Link To Document :
بازگشت