Title :
An Efficient Intra Prediction Hardware Architecture for H.264 Video Decoding
Author :
Sahin, Esra ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul, Turkey
Abstract :
In this paper, we present an efficient hardware architecture for real-time implementation of intra prediction algorithm used in H.264 / MPEG4 Part 10 video coding standard. The hardware design is based on a novel organization of the intra prediction equations. This hardware architecture is designed to be used as part of a H.264 video decoder for portable applications. The proposed architecture is implemented in Verilog HDL. The Verilog RTL is verified to work at 70 MHz in a Xilinx II FPGA. The FPGA implementation can process a VGA frame (640x480) in the worst case in 9.85 msec.
Keywords :
code standards; decoding; field programmable gate arrays; hardware description languages; video coding; H.264/MPEG4 Part 10 video decoding; Verilog HDL; Verilog RTL; Xilinx II FPGA; frequency 70 MHz; intra prediction hardware architecture; Decoding; Equations; Field programmable gate arrays; Hardware design languages; ISO standards; MPEG 4 Standard; Multiplexing; Prediction algorithms; Standards development; Video compression;
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
DOI :
10.1109/DSD.2007.4341508