DocumentCode :
3517064
Title :
On the impact of serialization on the cache performances in Network-on-Chip based MPSoCs
Author :
Meloni, Paolo ; Busonera, Giovanni ; Carta, Salvatore ; Raffo, Luigi
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Cagliari, Cagliari, Italy
fYear :
2007
fDate :
29-31 Aug. 2007
Firstpage :
556
Lastpage :
562
Abstract :
Network on Chip architectures are proposed as a solution to overcome functional and physical scalability shown by shared bus based MPSoC architecture. Unfortunately to implement and efficient communication infrastructure, the designer has to set a lot of parameters. An exhaustive knowledge of how the chosen settings influence the overall behaviour of the designed system is then mandatory. Aim of this paper is to discuss the relationship between the performances of a NoC and its configuration parameters in the case of traffic generated by cache operations (block replacements). We paid special attention to investigate the impact of the serialization factor, that was already not clearly assessed in literature for this important case study. A numerical analysis, referring to an actual implementation of the NoC on a state-of-the-art 65 nm technological process was performed. The obtained results were used to report an energy and execution time exploration over the complete design space of interest.
Keywords :
cache storage; network-on-chip; telecommunication traffic; NoC; cache performances; network-on-chip based MPSoC; size 65 nm; traffic generation; Computer architecture; Computer science; Mathematics; Network-on-a-chip; Numerical analysis; Packet switching; Routing; Scalability; Space technology; Telecommunication traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location :
Lubeck
Print_ISBN :
978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341524
Filename :
4341524
Link To Document :
بازگشت