DocumentCode :
3517919
Title :
Shock test evaluation for electronic packages
Author :
Barreau, Laurent ; Prunet, Philippe ; Serre, Christophe
Author_Institution :
Packaging Eng. & Dev. - Ind. & Multi-segment Sector, ST Microelectron., Tours
fYear :
2008
fDate :
1-4 Sept. 2008
Firstpage :
1209
Lastpage :
1212
Abstract :
The need for continuously integrated and miniaturized microelectronics packages for mobiles applications has promoted and will amplify the development and the industrialization of wafer level chip scale packages (WLCSP). Some assembly challenges have already been overcome and some others will need to be validated with the trend to smaller interconnections associated with reduced pitches. In parallel with these challenges, the printed wiring board (PWB) assembly performances of such WLCSP is essential to their extension. In some cases, it is considered as a limiting factor because the shocks that the package can withstand during the assembly process are more critical on bare silicon compared to plastic packages.
Keywords :
chip scale packaging; mechanical testing; printed circuits; wafer level packaging; assembly; electronic packages; printed wiring board; shock test evaluation; wafer level chip scale packages; Assembly; Chip scale packaging; Electric shock; Electronic equipment testing; Electronics packaging; Microelectronics; Plastic packaging; Silicon; Wafer scale integration; Wiring; PWB assembly; WLCSP; mechanical robustness; protective coating; shock test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics System-Integration Technology Conference, 2008. ESTC 2008. 2nd
Conference_Location :
Greenwich
Print_ISBN :
978-1-4244-2813-7
Electronic_ISBN :
978-1-4244-2814-4
Type :
conf
DOI :
10.1109/ESTC.2008.4684525
Filename :
4684525
Link To Document :
بازگشت