Title :
An Ultra-Thin Hybrid Floating Gate Concept for Sub-20nm NAND Flash Technologies
Author :
Wellekens, D. ; Blomme, P. ; Rosmeulen, M. ; Schram, T. ; Cacciato, A. ; Debusschere, I. ; Van Houdt, J. ; Van Aerde, S.
Author_Institution :
Imec, Leuven, Belgium
Abstract :
A nonvolatile memory structure with hybrid (poly/metal) floating gate in combination with an Al2O3 interpoly dielectric is investigated for sub-20nm scaling. Floating gate thickness scaling down to only 5nm with excellent program/erase performance and reliability is demonstrated to address the issue of increased cell-to-cell interference. It is further shown that a hybrid floating gate also offers great benefit when used in combination with ONO, which still is the conventional interpoly dielectric layer used in state-of-the-art floating gate Flash memories.
Keywords :
NAND circuits; alumina; flash memories; integrated circuit reliability; random-access storage; Al2O3; NAND flash technologies; ONO; cell-to-cell interference; flash memories; hybrid poly-metal floating gate; interpoly dielectric layer; nonvolatile memory structure; program-erase performance; size 20 nm; size 5 nm; ultra-thin hybrid floating gate concept; Aluminum oxide; Flash memory; Nonvolatile memory; Programming; Silicon; Tin;
Conference_Titel :
Memory Workshop (IMW), 2011 3rd IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4577-0225-9
Electronic_ISBN :
978-1-4577-0224-2
DOI :
10.1109/IMW.2011.5873198