Author :
van Meer, H. ; Jeong-Ho Lyu ; Kubicek, S. ; Geenen, L. ; De Meyer, K.
Abstract :
Summary form only given. Silicon-on-insulator (SOI) CMOS technology has proven to be compatible with bulk CMOS in many ways, ranging from circuit design and layout to wafer processing. In addition, partially-depleted (PD) SOI technology has been suggested as a method for achieving a high circuit performance at low supply voltage and low power (Jacobs et al, 1998). Unlike fully-depleted (FD) SOI transistors, PD SOI devices have the advantage of a threshold voltage V/sub T/ which is insensitive to variations in the silicon thickness uniformity. Based on device physics, the long-channel threshold voltage V/sub T/ is equal to the V/sub T/ of the bulk transistor as long as the channel doping concentrations are equal. Therefore, PD SOI CMOS design appears to be very similar to conventional bulk. Often, the design of a PD SOI CMOS technology is started from a present and well-known baseline bulk CMOS technology. During device fabrication, it is assumed, however, that the diffusivity of the channel dopants in the vertical direction in SOI is similar to bulk, which is fundamentally incorrect. In order to investigate the threshold voltage difference between PD SOI and bulk, SOI CMOS transistors have been fabricated on BESOI wafers with buried oxide and silicon layer thicknesses of 350 and 125 nm, respectively. In order to obtain a straight comparison with the bulk CMOS technology, each SOI wafer has a bulk counterpart for which the process conditions have been exactly the same.
Keywords :
CMOS integrated circuits; MOSFET; buried layers; circuit simulation; diffusion; doping profiles; etching; integrated circuit design; integrated circuit measurement; low-power electronics; silicon-on-insulator; wafer bonding; 125 nm; 350 nm; BESOI wafers; PD SOI CMOS design; PD SOI CMOS technology design; PD SOI devices; SOI CMOS technology; SOI CMOS transistors; SOI wafer; Si-SiO/sub 2/; baseline bulk CMOS technology.; bulk CMOS technology; bulk CMOS transistors; bulk transistor threshold voltage; buried oxide thickness; channel doping concentrations; circuit design; circuit layout; circuit performance; device fabrication; device physics; diffusivity; dopant diffusion; fully-depleted SOI transistors; long-channel threshold voltage; low power circuit; partially-depleted SOI CMOS transistors; partially-depleted SOI technology; process conditions; silicon layer thickness; silicon thickness uniformity; silicon-on-insulator CMOS technology; supply voltage; threshold voltage; threshold voltage design incompatibility; threshold voltage difference; vertical channel dopants; wafer processing; CMOS process; CMOS technology; Circuit optimization; Circuit synthesis; Doping; Jacobian matrices; Low voltage; Physics; Silicon on insulator technology; Threshold voltage;