DocumentCode :
3518159
Title :
A Novel 3-D Vertical FG NAND Flash Memory Cell Arrays Using the Separated Sidewall Control Gate (S-SCG) for Highly Reliable MLC Operation
Author :
Seo, Moon-Sik ; Lee, Bong-Hoon ; Park, Sung-Kye ; Endoh, Tetsuo
Author_Institution :
Center for Interdiscipl. Res., Tohoku Univ., Sendai, Japan
fYear :
2011
fDate :
22-25 May 2011
Firstpage :
1
Lastpage :
4
Abstract :
We propose a novel 3-dimensional (3-D) vertical floating gate (FG) type NAND flash memory cell arrays using the Separated - Sidewall Control Gate (S-SCG). This novel cell consists of one cylindrical FG with a line type control gate (CG) and S-SCG structure. For simplifying the process flow, we realized the common S-SCG lines by using the pre-stacked poly silicon layer, through which variable medium voltages are applied not only to control the electrically inverted S/D region but also to assist the program and erase operation. We successfully demonstrate the normal flash cell operation and show its superior performances in comparison with the conventional 3-D NAND cells by using the cylindrical 3-D device simulation. It is shown that the proposed cell can realize the highest CG coupling ratio, low voltage cell operation of program with 15V at Vth=4V and erase with 7V at Vth=-2V and good on/off read current margin by an order of over 1.5. Moreover, the proposed S-SCG cell array can fully suppress both the interference effects and the disturbance problems at the same time by removing the direct coupling effect in the same cell string, which are the most critical problems of the recent 3-D vertical stacked cell structures. Above all, the proposed cell array has good potential for Terabit 3-D vertical NAND flash cell array with highly reliable multi level cell (MLC) operation.
Keywords :
NAND circuits; flash memories; 3D vertical FG NAND flash memory cell array; MLC Operation; S-D region; S-SCG; floating gate; line type control gate; multilevel cell operation; on-off read current margin; separated sidewall control gate; voltage -2 V; voltage 15 V; voltage 4 V; voltage 7 V; Capacitance; Couplings; Etching; Flash memory; Interference; Logic gates; Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2011 3rd IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4577-0225-9
Electronic_ISBN :
978-1-4577-0224-2
Type :
conf
DOI :
10.1109/IMW.2011.5873208
Filename :
5873208
Link To Document :
بازگشت