DocumentCode :
3518170
Title :
Buried oxide fringing capacitance: a new physical model and its implication on SOI device scaling and architecture
Author :
Ernst, T. ; Cristoloveanu, S.
Author_Institution :
Lab. de Phys. des Composants a Semicond., ENSERG, Grenoble, France
fYear :
1999
fDate :
4-7 Oct. 1999
Firstpage :
38
Lastpage :
39
Abstract :
Fringing fields into the buried oxide and substrate depletion region stand as a key limiting factor for SOI MOSFET channel length reduction beyond 0.1 /spl mu/m. In fully-depleted (FD) SOI transistors, they cause a strong DIBL enhancement and a parasitic back channel conduction. On the other hand, in partially-depleted (PD) devices, the back channel control is even more difficult. The understanding and modeling of this phenomenon is of major interest, especially for RF SOI applications on high resistivity substrates where the depleted substrates behave as dielectrics. Various solutions to reduce these drawbacks are envisaged, such as buried oxide shrinking or double gate devices (Colinge, 1997; Cristoloveanu and Li, 1995). Thus far, the fringing field effect was ignored or merely included in FD analytical models by use of adjustable parameters. This paper presents a simple physical model for the evaluation of short channel effects induced by the BOX and substrate depletion. We analyze the lateral drain field penetration in the BOX and substrate, and calculate the related fringing capacitances. The model serves to anticipate the buried oxide scaling and substrate resistivity effects and to suggest the "ground plane" (GP) concept (Ernst and Cristoloveanu, 1999; Wong et al, 1998) as a suitable architecture for deep sub-micron SOI MOSFETs.
Keywords :
MOSFET; buried layers; capacitance; dielectric thin films; electric fields; electrical resistivity; semiconductor device models; silicon-on-insulator; 0.1 micron; BOX layer; DIBL enhancement; FD SOI transistors; FD analytical models; PD SOI devices; RF SOI applications; SOI MOSFET architecture; SOI MOSFET channel length reduction; SOI device architecture; SOI device scaling; Si-SiO/sub 2/; back channel control; buried oxide; buried oxide fringing capacitance; buried oxide scaling effects; buried oxide shrinking; depleted substrates; double gate devices; fringing capacitance; fringing field effect; fringing fields; fully-depleted SOI transistors; ground plane concept; high resistivity substrates; lateral drain field penetration; modeling; parasitic back channel conduction; partially-depleted SOI devices; physical model; short channel effects; substrate depletion; substrate depletion region; substrate resistivity effects; Analytical models; Capacitance; Conductivity; Dielectric substrates; Linear predictive coding; MOSFET circuits; Microelectronics; Radio frequency; Semiconductor films; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1999. Proceedings. 1999 IEEE International
Conference_Location :
Rohnert Park, CA, USA
ISSN :
1078-621X
Print_ISBN :
0-7803-5456-7
Type :
conf
DOI :
10.1109/SOI.1999.819847
Filename :
819847
Link To Document :
بازگشت