Title :
Defect analysis of patterned SOI material
Author :
Bagchi, S. ; Yu, Yen-Ting ; Mendicino, M. ; Conner, J. ; Anderson, A. ; Prabhu, L. ; Tiner, M. ; Alles, M.
Author_Institution :
Motorola Inc., Austin, TX, USA
Abstract :
SOI technology has several advantages over bulk Si, including potentially lower leakage, higher speed, freedom from latch-up, and lowered parasitic capacitance. However, issues such as floating body effects, poorer thermal conductivity, lack of device libraries, etc., can complicate operation, processing, and design of certain devices fabricated on SOI wafers. In such a situation, it may be desirable to have those parts of the circuits that can take advantage of SOI fabricated separately from the other circuits on bulk Si. The traditional approach is a multichip module (MCM), with sub-units fabricated on the appropriate substrate. This can add considerably to the cost and complexity of the final product. An elegant alternative approach is a patterned SOI wafer. Such a wafer has bulk Si areas interspersed with SOI areas, or "pads", of desired dimensions. Several technologies have been proposed for fabrication of such wafers (Van Bentum and Vogt, 1998). Perhaps the most promising of them is patterned SIMOX. SIMOX has emerged as a mature processing technology for the production of SOI wafers. Prior to design of device layouts, it is important to take into consideration the type, density, and location of crystalline defects which might be present in the region of transition from bulk Si to the SOI pads. In this paper, we report the results of our investigation of crystalline defects in patterned SIMOX wafers.
Keywords :
SIMOX; crystal defects; crystal microstructure; dislocations; integrated circuit layout; integrated circuit measurement; integrated circuit technology; transmission electron microscopy; SIMOX processing technology; SOI pads; SOI technology; SOI wafers; Si-SiO/sub 2/; TEM; bulk Si areas; bulk Si technology; bulk Si-SOI pad transition region defects; crystalline defects; defect analysis; device layout; device libraries; final product complexity; final product cost; floating body effects; latch-up; leakage current; microstructural features; multichip module; parasitic capacitance; patterned SIMOX wafers; patterned SOI material; patterned SOI wafer; thermal conductivity; threading dislocations; Circuits; Conducting materials; Costs; Crystallization; Libraries; Multichip modules; Parasitic capacitance; Pattern analysis; Process design; Thermal conductivity;
Conference_Titel :
SOI Conference, 1999. Proceedings. 1999 IEEE International
Conference_Location :
Rohnert Park, CA, USA
Print_ISBN :
0-7803-5456-7
DOI :
10.1109/SOI.1999.819882