DocumentCode :
3518777
Title :
Bulk-layout-compatible 0.18 /spl mu/m SOI-CMOS technology using body-fixed partial trench isolation (PTI)
Author :
Hirano, Y. ; Maeda, S. ; Matsumoto, T. ; Nii, K. ; Iwamatsu, T. ; Yamaguchi, Y. ; Ipposhi, T. ; Kawashima, H. ; Maegawa, S. ; Inuishi, M. ; Nishimura, T.
Author_Institution :
ULSI Dev. Center, Mitsubishi Electr. Corp., Hyogo, Japan
fYear :
1999
fDate :
4-7 Oct. 1999
Firstpage :
131
Lastpage :
132
Abstract :
Transistor performance improvement has been strongly required for work toward highly integrated intelligent system LSIs. To meet this demand, silicon on insulator (SOI) has become of major interest for next generation devices, because it can offer durable device scaling as compared with bulk devices (Schepis et al. 1997). The critical issues for SOI are floating-body effects such as deterioration in drain current (Matsumoto et al. 1999), dynamic threshold voltage instability (Lu et al. 1997), and increased soft error rate (Wada et al. 1998). These have restricted the application of floating SOI, especially to analog circuits. Some circuit modifications and body contact insertions are necessary. A full body-fixing structure is another approach and some techniques have been proposed (Koh et al. 1997; Iwamatsu et al. 1995). However, when using these techniques, there have been some shortcomings in terms of scalability and layout compatibility. In this report, we propose a partial trench isolation (PTI) technique in which the body potential is fixed through the region under the trench oxide. With the PTI technology, we can eliminate floating-body effects while maintaining SOI-inherent merits and can realize scalable deep sub-quarter micron LSIs using accumulated bulk-design properties without layout modification. Moreover, the feasibility for ULSIs is demonstrated by a fully functional 4 Mbit SRAM.
Keywords :
CMOS integrated circuits; SRAM chips; ULSI; integrated circuit layout; isolation technology; silicon-on-insulator; 0.18 micron; 4 Mbit; PTI technology; SOI; SRAM; Si-SiO/sub 2/; ULSIs; accumulated bulk-design properties; analog circuits; body contact insertions; body potential; body-fixed partial trench isolation; body-fixing structure; bulk-layout-compatible SOI-CMOS technology; circuit modifications; device scaling; drain current; dynamic threshold voltage instability; floating SOI; floating-body effects; intelligent system LSIs; layout compatibility; layout modification; partial trench isolation; scalability; silicon on insulator; soft error rate; transistor performance; trench oxide; Analog circuits; Error analysis; Intelligent systems; Isolation technology; Random access memory; Scalability; Silicon on insulator technology; Threshold voltage; Transistors; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1999. Proceedings. 1999 IEEE International
Conference_Location :
Rohnert Park, CA, USA
ISSN :
1078-621X
Print_ISBN :
0-7803-5456-7
Type :
conf
DOI :
10.1109/SOI.1999.819887
Filename :
819887
Link To Document :
بازگشت