DocumentCode :
3518838
Title :
Test scheme of SOC test with multi-constrained to reduce test time
Author :
Xu, Chuanpei ; Zhang, Jing ; Zhang, Min
Author_Institution :
Sch. of Electron. Eng., Guilin Univ. of Electron. Technol., Guilin, China
fYear :
2009
fDate :
10-13 Aug. 2009
Firstpage :
970
Lastpage :
973
Abstract :
SOC integrates an intact system on one single chip, so that the size of chip is dwindled. However, the difficulty and complexity of system circuit testing is increased. Kinds of constraint conditions should be considered in testing cores, in order to meet the high-performance requirements of circuit system test, including the realization of parallel module test with test power and priority constrains. SOC test structural optimization is NP-hard problem, and it is hard to be solved using the common traditional arithmetic because of its complexity. While quantum search algorithm may reach to N magnitude acceleration, it is applicable to solve NP problems. In this paper, by combining quantum algorithm with encapsulation standards based on test bus and IEEE P1500 test wrapper, the policy of TAM based on test bus is analyzed. Firstly a mathematical model of SOC test scheme with test power and priority constraints is presented based on the quantum algorithm, by distributing TAM width, choosing an appropriate parameter, and using the superiority of quantum bit in solving NP problems. Next correlative test scheme algorithm is designed. Then, in the paper partial SOC circuits in ITC´02 test benchmarks are taken as experimentation objects. Compared with other similar algorithms, experimental results showed that QA has a better performance and it gets a comparatively shorter testing time.
Keywords :
circuit complexity; circuit optimisation; integrated circuit testing; system-on-chip; ITC 02 test benchmark; NP-hard problem; SOC test structural optimization; encapsulation standards; parallel module test; quantum search algorithm; system circuit testing; Algorithm design and analysis; Circuit testing; Electronic equipment testing; Logic testing; Mathematical model; NP-hard problem; Partitioning algorithms; Quantum entanglement; Scheduling algorithm; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2009. ICEPT-HDP '09. International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-4658-2
Electronic_ISBN :
978-1-4244-4659-9
Type :
conf
DOI :
10.1109/ICEPT.2009.5270567
Filename :
5270567
Link To Document :
بازگشت