DocumentCode :
3520203
Title :
Crack and damage evaluation in low-k BEoL structures under CPI aspects
Author :
Auersperg, J. ; Vogel, D. ; Lehr, M.U. ; Grillberger, M. ; Michel, B.
Author_Institution :
Micro Mater. Center, Fraunhofer Res. Instn. for Electron. Nano Syst. (ENAS), Germany
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
596
Lastpage :
599
Abstract :
Miniaturization and increasing functional integration as the electronic industry drives force the development of feature sizes down to the nanometer range. Moreover, harsh environmental conditions and new porous or nano-particle filled materials introduced on both chip and package level - low-k and ultra low-k materials in back-end of line (BEoL) layers of advanced CMOS technologies, in particular - cause new challenges for reliability analysis and prediction. The authors show a combined numerical/experimental approach and results towards optimized fracture and fatigue resistance of those structures under chip package interaction (CPI) aspects by making use of bulk and interface fracture concepts, VCCT, X-FEM and cohesive zone models in multi-scale and multi-failure modeling approaches with several kinds of failure/fatigue phenomena. Probable crack paths and interactions between material damaging, ratcheting and interface fracture will be discussed. Complementary to the simulation side of reliability estimations, serious issues are connected with the collection of appropriate material properties in the miniaturized range addressed - Young´s modulus, initial yield stress, hardening. Nano-indentation, AFM, FIB and EBSD provide these desired properties, in particular. In addition, residual stresses in the back-end layer stack caused by the different manufacturing processes have an essential impact on damage behavior, because they superpose functional and environmental loads. Their determination with a spatial resolution necessarily for typical BEoL structure sizes is shown with the help of a nano-scale stress relief technique (FIBDAC) that makes use of tiny trenches placed with a focused ion beam (FIB) equipment and digital image correlation algorithms.
Keywords :
CMOS integrated circuits; chip scale packaging; fatigue cracks; integrated circuit reliability; internal stresses; nanoindentation; nanoparticles; AFM; CMOS technology; EBSD; FIBDAC; VCCT; X-FEM; Young´s modulus; back-end of line layer; chip package interaction; cohesive zone model; crack evaluation; damage evaluation; digital image correlation algorithm; fatigue resistance; focused ion beam equipment; fracture resistance; hardening; interface fracture; low-k BEoL structure; multifailure modeling; multiscale modeling; nano-indentation; nanoscale stress relief technique; ratcheting; reliability estimation; residual stress; yield stress; Atomic force microscopy; CMOS technology; Electronics industry; Electronics packaging; Fatigue; Material properties; Materials reliability; Nanostructured materials; Residual stresses; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2009. EPTC '09. 11th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5099-2
Electronic_ISBN :
978-1-4244-5100-5
Type :
conf
DOI :
10.1109/EPTC.2009.5416478
Filename :
5416478
Link To Document :
بازگشت