Title :
Development of thin film dielectric embedded 3D stacked package
Author :
Ho, Soon Wee ; Su, Nandar ; Lim, Li Shiah ; Ong, Siong Chiew ; Lee, Wen Sheng ; Rao, Vempati Srinivasa
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
In this paper, a process for embedding and interconnecting three dimensional (3D) thin chips stacked in multilayer dielectric at wafer level is presented. Chips of different dimensions are thinned to 30 ¿m thickness using conventional back-grinding and singulated by dicing. Thin chips of different dimensions were then stacked onto a silicon carrier and embedded in multilayer of pre-formed photo-dielectric film using a vacuum lamination process. Photo-lithography process was used to develop the micro-vias in the dielectric film and thin film metallization is used to form interconnection between the vertically stacked chips. Under bump metallization is processed on the fan-out region of the thin film metallization lines for board level connectivity. Finally, the silicon carrier is removed to release the embedded 3D stacked package. The embedded 3D stacked package fabricated has a thickness of 110 ¿m and electrical measurements shows good electrical connectivity between the 2 chips stacked and the fan-out metallization lines.
Keywords :
dielectric thin films; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; photolithography; wafer-scale integration; back-grinding; board level connectivity; bump metallization; dicing; dielectric film; electrical connectivity; electrical measurements; embedding process; interconnection; microvias; multilayer dielectrics; photolithography; size 110 mum; size 30 mum; thin film dielectric embedded 3D stacked package; thin film metallization; vacuum lamination; vertically stacked chips; Dielectric films; Dielectric thin films; Electric variables measurement; Lamination; Metallization; Nonhomogeneous media; Packaging; Semiconductor films; Silicon; Wafer scale integration;
Conference_Titel :
Electronics Packaging Technology Conference, 2009. EPTC '09. 11th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5099-2
Electronic_ISBN :
978-1-4244-5100-5
DOI :
10.1109/EPTC.2009.5416552