DocumentCode :
352185
Title :
A programmable spatiotemporal image processor chip
Author :
Gruev, Viktor ; Etienne-Cummings, Ralph
Author_Institution :
Dept. of Electr. & Comput. Eng., Johns Hopkins Univ., Baltimore, MD, USA
Volume :
4
fYear :
2000
fDate :
2000
Firstpage :
325
Abstract :
A 16×16 pixel pseudo general-purpose vision chip for spatiotemporal focal-plane processing is presented. The convolution of the image with programmable kernels are realized with area-efficient and real-time circuits. The chip´s architecture allows the photoreceptor cells to be small and densely packed by performing all analog computations on the read-out, away from the array. The size, configuration and coefficients of the kernels can be varied on the fly. In addition to the raw intensity image, the chip outputs four processed images in parallel. The convolution is implemented with a digitally programmable analog processor, resulting in very low power consumption at high computation rates
Keywords :
analogue processing circuits; computer vision; convolution; focal planes; real-time systems; 16 pixel; 256 pixel; area-efficient circuits; computation rates; convolution; focal-plane processing; parallel processed images; photoreceptor cells; power consumption; programmable analog processor; programmable kernels; programmable spatiotemporal image processor chip; pseudo general-purpose vision chip; real-time circuits; Analog computers; Circuits; Convolution; Delay; Kernel; Photodiodes; Pixel; Registers; Retina; Spatiotemporal phenomena;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.858754
Filename :
858754
Link To Document :
بازگشت