DocumentCode :
3522088
Title :
Warpage improvement for large die flip chip package
Author :
Bingshou Xiong ; Lee, M.-J. ; Kao, T.
Author_Institution :
Xilinx, Asia Pacific Pte. Ltd., Singapore, Singapore
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
40
Lastpage :
43
Abstract :
In the case of field programmable gate array (FPGA) chips, as the demand for higher speeds and enhanced functionality increases, the size of the flip chip die grows accordingly to offer higher number of logic cells. Large flip chip die also requires a large package for efficient signal routing. This paper shows a warpage improvement study including lid design and process optimization to solve warpage issue of large die FPGA flip chip packages with more fragile bump (23 * 23 mm die and 42.5 * 42.5 mm package). Though package warpage is well controlled for standard eutectic bump BOM (bill of materials) and process, it encountered problem when using higher Tg underfill, which is for better bump protection and reliability. A detailed finite element analysis was performed to simulate the effect of different lid structures (foot width, thickness etc) and lid materials (Cu, Al etc) on warpage. Actual units were built using improved lid structures and process. It was found that thicker Cu lid and lower underfill cure temperature are effective ways for warpage control, less than 8 mils warpage was achieved by lid design and process optimization for this 42.5 mm package with 23 mm die with more fragile bump.
Keywords :
aluminium; circuit reliability; copper; electronics packaging; field programmable gate arrays; finite element analysis; flip-chip devices; optimisation; Al; Cu; FPGA packages; bump protection; eutectic bump bill-of-materials; field programmable gate array; finite element analysis; fragile bump; large die flip chip package; lid design; lid materials; lid structures; package warpage; process optimization; reliability; underfill cure temperature; Bills of materials; Design optimization; Field programmable gate arrays; Flip chip; Materials reliability; Packaging; Process design; Programmable logic arrays; Protection; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2009. EPTC '09. 11th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5099-2
Electronic_ISBN :
978-1-4244-5100-5
Type :
conf
DOI :
10.1109/EPTC.2009.5416574
Filename :
5416574
Link To Document :
بازگشت