Title :
Novel pattern-based power estimation tool with accurate glitch modeling
Author :
Israsena, P. ; Summerfield, S.
Author_Institution :
Div. of Electron. & Electr. Eng., Warwick Univ., Coventry, UK
Abstract :
In this paper an enhanced gate-level power estimation tool with efficient glitch modeling is presented. With little addition in computational cost from the traditional event driven simulation the new technique employs better delay modeling of glitch peaks through the introduction of glitch coefficients and appropriate glitch filtering to achieve improvement in accuracy. The simulator is shown to reduce the estimation error by up to 50% from the traditional toggle-based technique, and has accuracy within 10% of SPICE. The simulator post-processes Verilog-XL output and the overall run-time is better than SPICE by more than an order of magnitude
Keywords :
CMOS logic circuits; cellular arrays; circuit simulation; delays; hardware description languages; logic simulation; Verilog-XL output; computational cost; delay modeling; estimation error; gate-level power estimation; glitch coefficients; glitch filtering; glitch modeling; pattern-based power estimation tool; toggle-based technique; CMOS technology; Circuit simulation; Computational modeling; Delay estimation; Electrical engineering; Energy consumption; Filtering; Hardware design languages; Power measurement; SPICE;
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
DOI :
10.1109/ISCAS.2000.858853