DocumentCode :
3523067
Title :
Design of a frequency synthesizer with digital calibration and spur reduction technology for communications networks application
Author :
Wen-Cheng Lai ; Jhin-Fang Huang ; Shao-Yu Chen ; Fan-Tsai Kao
Author_Institution :
Dept. of Electron. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
fYear :
2015
fDate :
27-29 March 2015
Firstpage :
44
Lastpage :
47
Abstract :
Chip Design of a frequency synthesizer with digital calibration and spur reduction method operating at 5.0-GHz band is proposed and fabricated in TSMC 0.18-um CMOS process. The proposed PLL with digital calibration reduces VCO gain, Kvco to achieve better phase noise and spur performance in systems networks and architectures for high end computing. The proposed CP reduces phase error and spur at the PFD. When the proposed CP is used, the measured reference spur is reduced to -59.1 dBm. Measurement results show that digital supply voltage of 1.8 V, VCO output frequency is from 4.9~5.12 GHz, and frequency synthesizer phase noise is about -114.82dBc/Hz at 1MHz. Power consumption is 20.1 mW. Including pads, the chip area is 0.83 mm2 for applications of computer, and sensor networks.
Keywords :
CMOS digital integrated circuits; calibration; frequency synthesizers; phase locked loops; phase noise; voltage-controlled oscillators; PFD; PLL; TSMC 0.18-um CMOS process; VCO gain; chip design; communications networks application; digital calibration; frequency 1 MHz; frequency 4.9 GHz to 5.12 GHz; frequency synthesizer; phase error; phase noise; power 20.1 mW; size 0.18 mum; spur reduction method; voltage 1.8 V; Clocks; Frequency conversion; Frequency modulation; Frequency synthesizers; Inverters; Switches; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computational Intelligence (ICACI), 2015 Seventh International Conference on
Conference_Location :
Wuyi
Print_ISBN :
978-1-4799-7257-9
Type :
conf
DOI :
10.1109/ICACI.2015.7184746
Filename :
7184746
Link To Document :
بازگشت