DocumentCode :
3523092
Title :
The design of multiprocessor interconnects in a high capacity router
Author :
Kim, Bup-Joong ; Kim, Hak-Suh ; Ahn, Byungjun
Author_Institution :
Router Res. Group, Electron. & Telecommun. Res. Inst., Taejeon
Volume :
2
fYear :
0
fDate :
0-0 0
Firstpage :
915
Lastpage :
919
Abstract :
This paper is about multiprocessor interconnects for a high capacity router. In the multiprocessor communication, most transfers are from one port to the other ports or the opposite direction (usually between a main processor and local processors on line cards). Congestion may happen when interprocessor communication packets from local processors are simultaneously heading for a main processor. In order to manage or alleviate the congestion, bandwidth for interprocessor communication should be increased and QoS mechanisms should be introduced in multiprocessor interconnects. This study suggests three ways to build multiprocessor interconnects and discusses them in the view of congestion handling ability and implementation feasibility
Keywords :
local area networks; multiprocessor interconnection networks; peripheral interfaces; quality of service; telecommunication congestion control; telecommunication network routing; Ethernet; PCI express; QoS mechanism; congestion handling ability; high capacity router; interprocessor communication packet; multiprocessor interconnect; quality of service; rapidIO; Backplanes; Bandwidth; Communication system control; Ethernet networks; Integrated circuit interconnections; Memory management; Packet switching; Resource management; Scalability; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, 2005, ICACT 2005. The 7th International Conference on
Conference_Location :
Phoenix Park
Type :
conf
DOI :
10.1109/ICACT.2005.246105
Filename :
1462929
Link To Document :
بازگشت