Title :
High-speed hardware algorithms for Chinese remainder theorem
Author :
Toyoshima, H. ; Satoh, K. ; Ariyama, K.
Author_Institution :
Dept. of Electr. Eng., Kanagawa Univ., Japan
Abstract :
A residue number system (RNS) is one of the candidates for high-speed digital signal processing, because of its parallelism property with carry-free operation. However, RNS possesses a drawback that it requires time-consuming extra modules, binary to residue (B/R) and residue to binary (R/B) converters. To realize the R/B converter, the Chinese remainder theorem (CRT) are often employed. In hardware realization, the CRT can be reduced to multi-operand modular addition, which has usually been realized as several stages of carry propagate adder (CPA). In this paper, high-speed hardware algorithms for the CRT are proposed. We can reduce a number of CPA stage to one with carry save adders (CSA), and two methods, speed or size intensive versions are shown
Keywords :
adders; code convertors; logic circuits; residue number systems; signal processing; Chinese remainder theorem; RNS; carry save adders; high-speed hardware algorithms; multi-operand modular addition; residue number system; residue to binary converter; Arithmetic; Cathode ray tubes; Decoding; Digital filters; Digital signal processing; Hardware; Read only memory; Signal processing algorithms;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.541697