DocumentCode :
3527188
Title :
A 3.5 ns, 64 bit, carry-lookahead adder
Author :
Dozza, Dauide ; Gaddoni, Marco ; Baccarani, Giorgio
Author_Institution :
Dipartimento di Elettronica, Inf. e Sistemistica, Bologna Univ., Italy
Volume :
2
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
297
Abstract :
A 3.5 ns, 64 bit, carry-lookahead adder has been designed in full-custom domino logic and manufactured in a standard 1 μm CMOS technology featuring two metal levels. The adder has a novel array structure which represents a variant of the architecture suggested by Brent and Kung. As opposed to the latter, however, it does not require the back propagation of the signals which is necessary for the intermediate carry bits; hence only log2 n logic levels are employed for the generation of all the carry signals. Furthermore, the structure is highly regular and modular and can be assembled with n log 2 n identical cells with a fan-out of 2. Therefore, a compact circuit is achieved with excellent performance. The occupied area is 3370×482 μm2 with a worst-case 650 mW power dissipation at 100 MHz
Keywords :
CMOS logic circuits; adders; carry logic; delays; integrated circuit layout; 100 MHz; 3.5 ns; 650 W; CMOS technology; array structure; back propagation; carry-lookahead adder; full-custom domino logic; intermediate carry bits; layout; Adders; Assembly; Binary trees; Computer architecture; Digital circuits; Digital signal processing; Integrated circuit interconnections; Logic arrays; Power dissipation; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541705
Filename :
541705
Link To Document :
بازگشت