DocumentCode :
3528226
Title :
Design of Fault Tolerant Arithmetic & Logical Unit Using Reversible Logic
Author :
Kaur, Tript ; Singh, Navab
Author_Institution :
Electron. & Commun. Eng., Guru Nanak Dev Eng. Coll., Ludhiana, India
fYear :
2013
fDate :
21-23 Dec. 2013
Firstpage :
331
Lastpage :
334
Abstract :
In VLSI designs today, the device dimensions are shrinking and the circuit complexity is also growing exponentially. This device scaling leads to power dissipation, demanding for better power optimizations methods. Also when output is generated in conventional logic circuits the input vector gets lost. Losing information in a circuit causes losing power. The gate/circuit that does not loose information is called reversible gate. Energy dissipation would not occur, if a computation is done in a reversible way. In this paper, the basic concepts of reversible circuits are briefly discussed. Furthermore, an efficient & low cost fault tolerant reversible Arithmetic and logical unit (ALU) is designed and implemented. The results are then compared with the existing design. The large garbage outputs in the proposed design are compensated by the number of operations that it can perform. The Proposed design can perform almost all arithmetic and logical operations on the other hand existing design performs only four operations.
Keywords :
digital arithmetic; fault tolerance; logic circuits; logic design; ALU; arithmetic and logical unit; fault tolerant arithmetic; large garbage outputs; reversible logic circuits; Adders; Circuit faults; Fault tolerance; Fault tolerant systems; Logic gates; Multiplexing; Vectors; ALU; Constant inputs; Garbage outputs; Quantum cost; Reversible Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Machine Intelligence and Research Advancement (ICMIRA), 2013 International Conference on
Conference_Location :
Katra
Type :
conf
DOI :
10.1109/ICMIRA.2013.69
Filename :
6918846
Link To Document :
بازگشت