Title :
Optimization of repeater size to minimize interconnect line-induced delay time for high performance VLSI circuits
Author :
Jang, Myoung-hun ; Lee, Hi-Deok ; Park, Myoung-Kyu ; Lee, Hae-Wang ; Yoo, Kyung-Jin ; Lee, Sang-Bok ; Chung, Sung-Woong ; Kang, Dae-Gwan ; Hwang, Jeong-Mo
Author_Institution :
Res. Center, Hyundai MicroElectron. Co. Ltd., Chongju, South Korea
Abstract :
In this paper the dependence of interconnect line-induced delay time on the repeater size is characterized. In case of capacitance dominant interconnect line, the total delay time decreases as repeater size increases. However there exists a point where the delay time becomes minimum when both of resistance and capacitance of interconnect line becomes larger than those of transistor. The optimum repeater size is obtained using an analytic equation and the experimental results showed good agreement with the calculation
Keywords :
VLSI; circuit optimisation; delays; integrated circuit design; integrated circuit interconnections; minimisation; VLSI circuit design; capacitance; interconnect line-induced delay time minimization; repeater size optimization; resistance; CMOS technology; Capacitance; Circuit testing; Delay effects; Delay lines; Equations; Integrated circuit interconnections; Inverters; Repeaters; Very large scale integration;
Conference_Titel :
VLSI and CAD, 1999. ICVC '99. 6th International Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5727-2
DOI :
10.1109/ICVC.1999.820815