DocumentCode :
3528377
Title :
Design of Low Power and High Speed 4-Bit Comparator Using Transmission Gate
Author :
Prajpat, Govind ; Joshi, Akanksha ; Jain, Abhishek ; Verma, K. ; Jaiswal, Sanjay Kumar
Author_Institution :
EC Dept., ITM Coll., Bhilwara, India
fYear :
2013
fDate :
21-23 Dec. 2013
Firstpage :
379
Lastpage :
382
Abstract :
This paper present two different designs for 4-bit comparator, one is using CMOS technology and another is designed using Transmission Gate. Firstly we have designed various CMOS devices and generate its symbol and using this 4 bit CMOS comparator is implemented. The comparator circuit produce 3 outputs X, Y and Z. X is active when A=B, Y is active when A<;B and Z is active when A>B. Our approach to design comparator is by connecting desired symbol and design for 4-bit comparator. After that all the logic gates are designed by transmission gate and connect it to design Comparator. From the given comparison table we see that power dissipation and delay is reduced up to 65% and 50% respectively in Transmission gate comparator in Comparison with CMOS comparator. All the simulations are performed using tanner EDA software at TSMC 180 nm technology.
Keywords :
CMOS digital integrated circuits; comparators (circuits); delays; electronic design automation; logic design; logic gates; low-power electronics; high speed CMOS comparator; logic gates; power dissipation; size 180 nm; tanner EDA software; transmission gate comparator design; word length 4 bit; CMOS integrated circuits; CMOS technology; Delays; Logic gates; MOSFET; Power dissipation; 180 nm CMOS technology; A/D converters; Transmission gate; VLSI; high speed; low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Machine Intelligence and Research Advancement (ICMIRA), 2013 International Conference on
Conference_Location :
Katra
Type :
conf
DOI :
10.1109/ICMIRA.2013.80
Filename :
6918857
Link To Document :
بازگشت