DocumentCode :
3529816
Title :
TestosterICs: a low-cost functional chip tester
Author :
Harris, David ; Diaz, David
Author_Institution :
Dept. of Eng., Harvey Mudd Coll., Claremont, CA, USA
fYear :
2003
fDate :
1-2 June 2003
Firstpage :
74
Lastpage :
75
Abstract :
Students in VLSI design courses find the opportunity to fabricate their chip designs very exciting and motivational. However, testing the chips after fabrication can be a hassle for both students and faculty. In collaboration with Sun Microsystems Laboratories, we have developed a functional chip tester that applies test vectors at low speed to check logical operation. The tester supports packages with up to 256 pins and operates over a range of 1.2-6.5 volts. It reads test vectors directly from IRSIM files and can be programmed through a Java API. The tester can also be used to drive scan chains and other control signals in conjunction with a high-speed signal generator and oscilloscope to test chips at speed. We have released the chip tester plans in open-source form and manufactured 20 units for other universities.
Keywords :
Java; VLSI; educational courses; electronic engineering education; integrated circuit design; integrated circuit testing; laboratories; 1.2 to 6.5 V; Java; Sun Microsystems Laboratories; TestosterIC; VLSI design courses; chip fabrication; control signals; drive scan chains; faculty; high speed signal generator; integrated circuit; logical operation; low cost functional chip tester; oscilloscope; students; test vectors; very large scale integration; Chip scale packaging; Collaboration; Fabrication; Java; Laboratories; Logic testing; Pins; Signal generators; Sun; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Systems Education, 2003. Proceedings. 2003 IEEE International Conference on
Print_ISBN :
0-7695-1973-3
Type :
conf
DOI :
10.1109/MSE.2003.1205261
Filename :
1205261
Link To Document :
بازگشت