DocumentCode :
3530253
Title :
PCH Power gating domains implementation and design challenges
Author :
Kong, Ung Chee ; Sean, Chan ; Kee, Yong Lee ; Sing, Kiu Cheng
Author_Institution :
Intel Microelectron., Bayan Lepas, Malaysia
fYear :
2010
fDate :
3-4 Aug. 2010
Firstpage :
23
Lastpage :
28
Abstract :
This paper discusses the methodology used for improving power savings on a new Platform Control Hub (PCH); an advanced System-on-a-Chip (SOC). Low power design techniques had evolved from those used in multiple chips on a package designs towards more efficient ones in a System-on-a-Chip (SOC). The example that this paper is based on, had improved power savings up to 47% compared to the previous generation of PCH. Thus, with the new improvement, we will see a much better battery life span for a mobile computing platform and also make desktop computing platforms more eco friendly. We will be looking at a multiple power domains design; governed by different stages of PFET switches, local power gating controller and central power gating controller implemented in the new Platform Control Hub (PCH). Further more, a newly introduced routing scheme of self-isolated repeater cells which feeds through different power domain will also be discusses; as we also look at design approaches that were taken to avoid causing a big impact to voltage drop and electro migration on power grids of different metal layers. These design are in place to further improve the standby power saving and reduce sub-threshold leakage. However, the design also introduces some challenges and trade-off between wake-up overhead and leakage savings that need to be carefully balance while conducting power delivery modeling analysis. To round up the paper, we will present measurements of power savings in gating and ungating from silicon debugs; to validate the correlation between simulation modeling and actual silicon implementation.
Keywords :
circuit simulation; circuit switching; electric potential; integrated circuit design; low-power electronics; network routing; system-on-chip; PCH power gating; PFET switch; battery life span; central power gating controller; desktop computing; local power gating controller; low power design; mobile computing; multiple chips; package design; platform control hub; power delivery modeling analysis; power domains design; power grid; power savings; routing scheme; self-isolated repeater cell; simulation modeling; subthreshold leakage; system-on-a-chip; voltage drop; Batteries; Centralized control; Control systems; Mobile computing; Packaging; Power generation; Routing; Silicon; Switches; System-on-a-chip; IR Drop; Power Gating; System on chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2010 2nd Asia Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4244-7809-5
Type :
conf
DOI :
10.1109/ASQED.2010.5548163
Filename :
5548163
Link To Document :
بازگشت