DocumentCode :
3532173
Title :
Test Planning for Core-based 3D Stacked ICs with Through-Silicon Vias
Author :
SenGupta, Breeta ; Ingelsson, Urban ; Larsson, Erik
Author_Institution :
Dept. of Comput. & Inf. Sci., Linkoping Univ., Linkoping, Sweden
fYear :
2012
fDate :
7-11 Jan. 2012
Firstpage :
442
Lastpage :
447
Abstract :
Test planning for core-based 3D stacked ICs with trough-silicon vias (3D TSV-SIC) is different from test planning for non-stacked ICs as the same test schedule cannot be applied both at wafer sort and package test. In this paper, we assume a test flow where each chip is tested individually at wafer sort and jointly at package test. We define cost functions and test planning optimization algorithms for non-stacked ICs, 3D TSV-SICs with two chips and 3D TSV-SICs with an arbitrary number of chips. We have implemented our techniques and experiments show significant reduction of test cost.
Keywords :
semiconductor device testing; three-dimensional integrated circuits; core-based 3D stacked IC; test packaging; test planning; test planning optimization algorithms; through-silicon vias; wafer sort; Hardware; Schedules; Scheduling; Silicon; System-on-a-chip; Three dimensional displays; 3D stacked IC; JTAG; Test Architecture; Test Scheduling; Through Silicon Via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design (VLSID), 2012 25th International Conference on
Conference_Location :
Hyderabad
ISSN :
1063-9667
Print_ISBN :
978-1-4673-0438-2
Type :
conf
DOI :
10.1109/VLSID.2012.111
Filename :
6167792
Link To Document :
بازگشت