Title :
Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m)
Author :
Singh, A.K. ; Bera, Asish ; Rahaman, H. ; Mathew, J. ; Pradhan, D.K.
Author_Institution :
CS Dept., Curtin Univ. of Technol., Miri
Abstract :
This paper presents an error tolerant hardware efficient VLSI architecture for bit parallel systolic multiplication over dual base, which can be pipelined. This error tolerant architecture is well suited to VLSI implementation because of its regularity, modular structure, and unidirectional data flow. The length of the largest delay path and area of this architecture are less compared to the bit parallel systolic multiplication architectures reported earlier. The architecture is implemented using Austria Micro System´s 0.35 mum CMOS technology. This architecture can also operate over both the dual-base and polynomial base.
Keywords :
CMOS integrated circuits; Reed-Solomon codes; VLSI; error detection; multiplying circuits; Austria Micro System´s 0.35 mum CMOS technology; RS codes; VLSI architecture; VLSI testing; dual basis bit parallel systolic multiplication architecture; error detection; error tolerant architecture; CMOS technology; Clocks; Computer architecture; Delay; Error correction codes; Galois fields; Hardware; Polynomials; Testing; Very large scale integration;
Conference_Titel :
Testing and Diagnosis, 2009. ICTD 2009. IEEE Circuits and Systems International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-2587-7
DOI :
10.1109/CAS-ICTD.2009.4960812