DocumentCode :
3532889
Title :
Low-Cost BISDC Design for Motion Estimation Computing Array
Author :
Cheng, Chang-Hsin ; Liu, Yu ; Hsu, Chun-Lung
Author_Institution :
Dept. of Electr. Eng., Nat. Dong Hwa Univ., Hualien
fYear :
2009
fDate :
28-29 April 2009
Firstpage :
1
Lastpage :
4
Abstract :
This paper develops a built-in self-detecting/correcting (BISDC) architecture design for motion estimation computing array (MECA). Based on the error-detecting/correcting concepts of low cost remainder and quotient (RQ) arithmetic codes, any error of each processing element (PE) in MECA can be effectively detected and corrected on-line by using the proposed built-in self-detecting (BISD) and built-in self-correcting (BISC) circuits, respectively. Performance analysis and evaluation show the proposed BISDC architecture has little area overhead and timing penalty.
Keywords :
arithmetic codes; error correction codes; error detection codes; motion estimation; video coding; built-in self-detecting-correcting architecture design; error-correction concept; error-detection concept; low-cost BISDC design; motion estimation computing array; remainder-quotient arithmetic codes; video coding; Arithmetic; Built-in self-test; Circuits; Costs; Design for testability; Error correction codes; Motion estimation; Redundancy; System testing; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Testing and Diagnosis, 2009. ICTD 2009. IEEE Circuits and Systems International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-2587-7
Type :
conf
DOI :
10.1109/CAS-ICTD.2009.4960835
Filename :
4960835
Link To Document :
بازگشت