DocumentCode :
3533797
Title :
sFPGA2 - A scalable GALS FPGA architecture and design methodology
Author :
Syed, Rizwan ; Chen, Xiaolei ; Ha, Yajun ; Veeravalli, Bharadwaj
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2009
fDate :
Aug. 31 2009-Sept. 2 2009
Firstpage :
314
Lastpage :
319
Abstract :
The interconnection networks used by current fine grain FPGAs are not scalable for very big array sizes. To address this issue, we apply the GALS (globally asynchronous and locally synchronous) paradigm to build scalable FPGAs. The logic resources are divided into locally synchronous tiles and asynchronous communications among different tiles. To route the asynchronous communications, we build a serial network-on-chip. Targeting streaming applications, we propose a design flow that maps user applications to our new FPGA architecture. To validate our architecture and design flow, we build an emulation prototype and develop a JPEG baseline encoder as the case study. We have successfully demonstrated the concept and predict a maximum frequency of 224 MHz for designs mapping to sFPGA2 architecture.
Keywords :
field programmable gate arrays; network-on-chip; FPGA architecture; JPEG baseline encoder; asynchronous communications; frequency 224 MHz; globally asynchronous and locally synchronous paradigm; logic resources; serial network-on-chip; Asynchronous communication; Design methodology; Emulation; Field programmable gate arrays; Logic; Multiprocessor interconnection networks; Network-on-a-chip; Prototypes; Streaming media; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2009. FPL 2009. International Conference on
Conference_Location :
Prague
ISSN :
1946-1488
Print_ISBN :
978-1-4244-3892-1
Electronic_ISBN :
1946-1488
Type :
conf
DOI :
10.1109/FPL.2009.5272278
Filename :
5272278
Link To Document :
بازگشت