Title :
Design on latchup-free power-rail ESD clamp circuit in high-voltage CMOS ICs
Author :
Lin, Kun-Hsien ; Ker, Ming-Dou
Author_Institution :
Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Abstract :
The holding voltage of the high-voltage ESD protection devices in snapback breakdown condition has been found to be much smaller than the power supply voltage. Such characteristics will cause the high-voltage CMOS ICs susceptible to the latchup-like danger in the real system applications, especially while these devices are used in the power-rail ESD clamp circuit. A new latchup-free design on the power-rail ESD clamp circuit with stacked-field-oxide structure is proposed and successfully verified in a 0.25-mum 40-V CMOS process to achieve the desired ESD level. The total holding voltage of the stacked-field-oxide structure in snapback breakdown condition can be larger than the power supply voltage. Therefore, latchup or latchup-like issues can be avoided by stacked-field-oxide structures for the IC applications with VDD of 40 V.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit reliability; ESD protection device; high-voltage CMOS ICs; latchup-free power-rail ESD clamp circuit design; latchup-like danger; real system application; size 0.25 mum; snapback breakdown condition; stacked-field-oxide structure; voltage 40 V; Breakdown voltage; CMOS process; CMOS technology; Clamps; Driver circuits; Electromagnetic compatibility; Electrostatic discharge; Power supplies; Power system protection; Power system transients;
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium, 2004. EOS/ESD '04.
Conference_Location :
Grapevine, TX
Print_ISBN :
978-1-5853-7063-4
Electronic_ISBN :
978-1-5853-7063-4
DOI :
10.1109/EOSESD.2004.5272601