DocumentCode :
3535952
Title :
The effect of high pin-count ESD tester parasitics on transiently triggered ESD clamps
Author :
Kunz, Hans ; Steinhoff, Robert ; Duvvury, Charvaka ; Boselli, Gianluca ; Ting, Larry
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
2004
fDate :
19-23 Sept. 2004
Firstpage :
1
Lastpage :
7
Abstract :
Conflicting HBM ESD results are presented for several ESD testers/test-configurations, all of which pass the present tester specifications. The discrepancy is attributed to parasitic capacitance, which can deactivate the dV/dt-detection of an ESD circuit. An unexpectedly large (>1 nF) effective parallel capacitance is found by summing tester relay capacitances of unstressed pins, connected through on-chip current paths, while considering the Miller effect. An ESD strike between two pins and the symmetric "reverse-pin, reverse-polarity" strike are shown to be nonequivalent due to a different set of on-chip current paths.
Keywords :
MIS devices; capacitance; circuit testing; electrostatic discharge; ESD clamp; ESD testers/test-configuration; Miller effect; dV/dt-detection; high pin-count ESD tester parasitics; on-chip current path; parasitic capacitance; tester relay capacitances; unstressed pins; Circuit testing; Clamps; Electrostatic discharge; Immune system; MOS devices; Parasitic capacitance; Pins; Protection; Rails; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium, 2004. EOS/ESD '04.
Conference_Location :
Grapevine, TX
Print_ISBN :
978-1-5853-7063-4
Electronic_ISBN :
978-1-5853-7063-4
Type :
conf
DOI :
10.1109/EOSESD.2004.5272619
Filename :
5272619
Link To Document :
بازگشت