DocumentCode :
3536366
Title :
A design flow for linear-phase fixed-point FIR filters: from the NPRM specifications to a VHDL code
Author :
Yao, Chia-Yu ; Yeh, Chin-Chih ; Lin, Tsuan-Fan ; Chen, Hsin-Horng ; Chien, Chiang-Ju
Volume :
4
fYear :
2003
fDate :
25-28 May 2003
Abstract :
This work combines two distinct research efforts, the coefficient design and the adder-number reduction, of fixed-point FIR filters into an automatic design flow. Given the normalized peak-ripple-magnitude (NPRM) specifications, the canonic-signed-digit (CSD) filter coefficients are calculated by the partial mixed-integer-linear-programming (PMILP) algorithm. Then a signed common subexpression sharing (SCSS) algorithm is used to reduce the number of adders required to implement the FIR filter. Finally a VHDL code that describes the FIR filter hardware with SCSS is generated.
Keywords :
FIR filters; circuit CAD; digital filters; filtering theory; fixed point arithmetic; hardware description languages; integer programming; linear phase filters; linear programming; CSD filter coefficients; NPRM specifications; VHDL code; adder-number reduction; automatic design flow; canonic-signed-digit filter coefficients; coefficient design; fixed-point FIR filters; linear-phase FIR filters; normalized peak-ripple-magnitude specifications; partial mixed-integer-linear programming algorithm; signed common subexpression sharing algorithm; Algorithm design and analysis; Design engineering; Finite impulse response filter; Frequency response; Hardware; Logic; Passband; Search methods; Sections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205827
Filename :
1205827
Link To Document :
بازگشت