DocumentCode :
3538360
Title :
A new k-constraint strategy combined with post-Viterbi processing for perpendicular recording
Author :
Park, Jihoon ; Moon, Jaekyun
Author_Institution :
Commun. & Data Storage Lab., Minnesota Univ., Minneapolis, MN, USA
fYear :
2005
fDate :
4-8 April 2005
Firstpage :
1609
Lastpage :
1610
Abstract :
Run-length limited (RLL) codes used in today\´s recording products limit runs of like non-return-to-zero (NRZ) bits to (k+1) intervals at a time. While this "k-constraint" facilitates timing recovery and is essential, at issue is the rate penalty associated with its application, which is costly in terms of loss of effective signal-to-noise ratio (SNR) and user density. To avoid this rate penalty, Vasic has proposed a bit-flipping scheme, wherein bit errors are deliberately inserted whenever data contains a long string of like symbols, in lieu of conventional RLL coding. Attempts are then made to correct the errors due to bit flipping relying on the outer error correction code (ECC). Although this method causes no rate penalty, the error correction capability of the ECC is compromised, due to additional burden of handling the deliberate bit errors. In this work, an effective way to remedy this problem is proposed. Namely, the use of inner error detection code that is already available in any post-Viterbi error correction systems. The result is that the rate penalty of the k-constraint is completely eliminated while there is no visible loss of ECC capability at a given sector error rate (SER) target. Also, since the existing inner error detection code is utilized, there is very little extra cost required to implement this scheme. To demonstrate the viability of the proposed approach, the idea is applied to perpendicular recording using a cyclic redundancy check (CRC) code specifically designed for perpendicular recording.
Keywords :
Viterbi detection; cyclic redundancy check codes; error correction codes; error detection codes; error statistics; perpendicular magnetic recording; runlength codes; bit errors; cyclic redundancy check code; effective signal-to-noise ratio; inner error detection code; k-constraint strategy; nonreturn-to-zero bits; outer error correction code; perpendicular recording; post-Viterbi error correction systems; rate penalty; run-length limited codes; sector error rate target; timing recovery; user density; Costs; Cyclic redundancy check; Cyclic redundancy check codes; Error analysis; Error correction; Error correction codes; Optical signal processing; Perpendicular magnetic recording; Signal to noise ratio; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Magnetics Conference, 2005. INTERMAG Asia 2005. Digests of the IEEE International
Print_ISBN :
0-7803-9009-1
Type :
conf
DOI :
10.1109/INTMAG.2005.1464238
Filename :
1464238
Link To Document :
بازگشت