DocumentCode :
3539767
Title :
Layout synthesis for datapath designs
Author :
Buddi, N. ; Chrzanowska-Jeske, Malgorzata
Author_Institution :
Dept. of Electr. Eng., Portland State Univ., OR
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
86
Lastpage :
90
Abstract :
DPLAYOUT is a layout synthesis tool for bit-sliced datapath designs targeting standard-cell libraries. We developed fast and efficient heuristics for placing the cells in a bit-slice, such that the regularity of datapath circuits is presented and the number of channels occupied by a control signal is minimized. In addition, we propose a novel window-based heuristic for global routing of multipin nets. VHDL interface makes DPLAYOUT a general tool which can be easily integrated with any high-level synthesis system. This paper describes the heuristics developed for placement and global routing of a single bit-slice. We compared the area and run-time efficiency of the proposed heuristics with conventional methods and the results show a significant improvement
Keywords :
cellular arrays; circuit layout CAD; hardware description languages; high level synthesis; integrated circuit layout; logic design; DPLAYOUT; VHDL interface; bit-sliced datapath designs; datapath circuits; heuristics; high-level synthesis system; layout synthesis tool; multipin nets; run-time efficiency; standard-cell libraries; window-based heuristic; Circuit synthesis; Digital signal processing chips; High level synthesis; Joining processes; Libraries; Logic circuits; Microprocessors; Routing; Runtime; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527392
Filename :
527392
Link To Document :
بازگشت