DocumentCode :
3539913
Title :
A background interstage gain calibration for a 16-bit pipelined ADC
Author :
Puxia, Liu ; Tiejun, Lu ; Zongmin, Wang
Author_Institution :
Beijing Microelectron. Technol. Inst., Beijing, China
fYear :
2009
fDate :
4-6 Aug. 2009
Firstpage :
698
Lastpage :
702
Abstract :
Pipelined analog-to-digital converters (ADCs) are sensitive to distortion introduced by the residue amplifiers in their first few stages. This paper presents a background self-calibration technique that can correct linear errors in the interstage amplifier of pipeline ADCs. Pseudo-random sequence and stage redundancy in pipelined architecture are used to measure opamp gain errors. With this calibration architecture used in a 16-bit 160 MHz pipelined ADC, the simulation results show that a signal-to-noise-and-distortion performance improves from 59.8126 dB to 75.1042 dB, and a spurious-free dynamic range performance from 83.97 dB to 97.8319 dB.
Keywords :
amplification; amplifiers; analogue-digital conversion; distortion; random sequences; distortion; gain 59.8126 dB to 75.1042 dB; gain calibration; pipelined ADC; pipelined analog-to-digital converters; pipelined architecture; pseudo-random sequence; residue amplifiers; stage redundancy; Analog-digital conversion; Bandwidth; Calibration; Capacitors; Distortion measurement; Error correction; Microelectronics; Pipelines; Redundancy; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applications of Digital Information and Web Technologies, 2009. ICADIWT '09. Second International Conference on the
Conference_Location :
London
Print_ISBN :
978-1-4244-4456-4
Electronic_ISBN :
978-1-4244-4457-1
Type :
conf
DOI :
10.1109/ICADIWT.2009.5273938
Filename :
5273938
Link To Document :
بازگشت