DocumentCode :
3540898
Title :
Vertical double-gate structure with nonvolatile charge storage node for 1T-DRAM cell device
Author :
Jeong, Min-Kyu ; Park, Ki-Heung ; Kwon, Hyuck-In ; Kong, Sung-Ho ; Lee, Jong-Ho
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Kyungpook Nat. Univ., Deagu, South Korea
fYear :
2008
fDate :
15-16 June 2008
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, a novel vertical channel double-gate 1T-DRAM cell transistor with nonvolatile charge storage node was proposed. Excellent sensing margin and good retention characteristic have been achieved by programming charge in the storage node. Relatively long channel double-gate 1T-DRAM cell with fully depleted thin body on bulk Si wafer without increasing cell size could be achieved. It was found that the peak body doping on the drain side gives better retention characteristic. Proposed device is expected to be a very promising candidate for future 1T DRAM cell.
Keywords :
DRAM chips; 1T-DRAM cell device; nonvolatile charge storage node; peak body doping; programming charge; retention characteristic; sensing margin; vertical channel double-gate 1T-DRAM cell transistor; vertical double-gate structure; Computer science; Doping; Fluctuations; Niobium; Random access memory; SONOS devices; Size control; Threshold voltage; Transistors; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Nanoelectronics Workshop, 2008. SNW 2008. IEEE
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-2071-1
Type :
conf
DOI :
10.1109/SNW.2008.5418384
Filename :
5418384
Link To Document :
بازگشت