DocumentCode :
3540971
Title :
Fault modeling of differential ECL
Author :
Jorczyk, Udo ; Daehn, Wilfried ; Neumann, Oliver
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
190
Lastpage :
195
Abstract :
The paper deals with testability analysis of differential ECL. The logic behaviour and the drop in performance concerning a very detailed list of possible defects of a high speed ECL-Design was examined. The test circuit, an AND gate (bandwidth: dc to 3.4 Gb/s), was designed taking into account a low power consumption and a small overhead as it is used for weighted random pattern generation and signature analysis (edge counting) within a Built-In-Self-Test (BIST)-Architecture. It was realized using a 1.2 μm bipolar technology. It is shown that defects in differential ECL devices may cause redundant or delay faults in respect to operation speed
Keywords :
Bandwidth; Circuit faults; Circuit testing; DC generators; Delay; Energy consumption; Logic; Pattern analysis; Power generation; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527407
Filename :
527407
Link To Document :
بازگشت